Press Release Summary:
With analysis tools that enable concurrent multi-chip optimization for designsÂ using InFO, this design solution includes multiple IC signoff solutions including, the Tempus™ Timing Signoff Solution, the Voltus™-Sigrity Package Analysis that offer multi-die concurrent electro-migration IR drop (EMIR) analysis, and the Cadence Physical Verification System (PVS), which provides DRC and layout versus schematic (LVS) checking for InFO systems and heterogeneous dice.
Original Press Release:
Cadence Delivers Integrated System Design Solution for TSMC InFO Packaging Technology
Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced the immediate availability of an integrated system design solution for TSMC's advanced wafer-level Integrated Fan-Out (InFO) packaging technology, resulting from a collaboration between Cadence and TSMC that was announced earlier this year. Cadence is now offering implementation, signoff and electro-thermal analysis tools that enable concurrent multi-chip optimization for designs that incorporate InFO.
The Cadence solution includes: Cadence System-in-Package (SiP): Provides the InFO design and layout platform with enhanced features to generate the complete layout of the system, in-design design rule checking (DRC), and IC-level physical signoff.
Multiple extraction solutions at the chip and package level: The Quantus™ QRC Extraction Solution and Allegro®-Sigrity™ Package Assessment and Extraction Option are specifically tailored for verifying InFO applications. Multiple IC signoff solutions: The Tempus™ Timing Signoff Solution provides cross-die/cross-InFO timing checks, the Voltus™-Sigrity Package Analysis offers multi-die concurrent electro-migration IR drop (EMIR) analysis, and the Cadence Physical Verification System (PVS) provides DRC and layout versus schematic (LVS) checking for InFO systems and heterogeneous dice.
Sigrity IC package analysis and 3D modeling: Enables layer-based thermal, electro-magnetic interference (EMI), static and dynamic IR analysis, and a thermal-aware EM multi-die InFO system. "The new flow provides customers with an unparalleled, holistic IC and packaging solution that covers the full spectrum of heterogeneous, multi-chip designs in InFO technology," said Tom Beckley, senior vice president and general manager, Custom IC & PCB Group at Cadence. "By working closely with TSMC, we are enabling our mutual mobile and IoT customers to further shorten system design and verification cycle times so they can get to market faster."
"We've seen continued demand for our InFO packaging technology because designers have the ability to integrate multiple chips into a single package while increasing design performance," said Suk Lee, TSMC senior director, Design Infrastructure Marketing Division. "Through our ongoing collaboration with Cadence, we're bringing expanded capabilities to our customers so they can boost productivity and overcome competitive market pressures."
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry.
More information about the company, its products and its services is available at www.cadence.com. © 2016 Cadence Design Systems, Inc. All rights reserved worldwide.
Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. All other trademarks are the property of their respective owners.
For more information, please contact: Cadence Newsroom 408-944-7039 email@example.com
Copyright © PR Newswire Association LLC. All Rights Reserved. A UBM plc company.
Our mailing address is:
350 Hudson Street,
Suite 300 New York,