Product News: Computer Hardware & Peripherals
NOR Flash Memory features high-speed, 12-pin interface.
Press Release Summary:
February 25, 2014 - Supplied in 8 xÂ 6 mm BGA package, SpansionÂ® HyperFlash™ NOR Memory devices support read throughputs up to 333 MBps and feature interface that consists of 8-pin address/data bus,Â differential clock (2 signals), Chip Select, andÂ Read Data Strobe for controller. Devices provideÂ migration path from single Quad SPI to Dual Quad SPI to HyperFlash Memory. Offered in 3 and 1.8 V power supply versions, productsÂ come in 128, 256, and 512 Mb densities.
Original Press Release
Spansion Introduces Breakthrough Interface and World's Fastest NOR Flash Memory
Press release date: February 17, 2014
SUNNYVALE, Calif. – Spansion Inc. (NYSE: CODE), a global leader in embedded systems solutions, today announced Spansion® HyperBus™ Interface, a breakthrough that dramatically improves read performance while reducing the number of pins. The Spansion HyperBus Interface is being implemented broadly by leading system-on-chip (SoC) manufacturers.
Spansion is also introducing today the first family of products based on this new interface, Spansion HyperFlash™ NOR Memory devices, with read throughput of up to 333 megabytes per second--more than five times faster than ordinary Quad SPI flash currently available with one-third the number of pins of parallel NOR flash.
Spansion HyperBus Interface Enables Fast, Efficient Applications
Embedded design engineers need high-speed solutions to address the instant-on and interactive graphical user interface (GUI) requirements of next-generation electronics. The Spansion HyperBus Interface will enable a wide range of high-performance applications, such as automotive instrument clusters, infotainment / navigation systems, advanced driver assistance systems (ADAS), hand-held displays, digital cameras, projectors, factory automation, medical diagnostic equipment, and home automation appliances.
The efficient 12-pin Spansion HyperBus Interface consists of an 8-pin address/data bus, a differential clock (2 signals), one Chip Select and a Read Data Strobe for the controller, reducing the overall cost of the system.
"The Spansion HyperBus interface is a powerful advancement on today's low pin count memory interfaces. The extra functionality and performance is specifically welcome in automotive applications where it allows high-speed, off chip access through a simple low pin count connection. We are pleased to have worked with Spansion during the development of the new HyperBus standard and you'll see a number of Freescale Microcontrollers appearing in the near future taking advantage of this new interface."
Ray Cornyn, Vice President of Product Management for Freescale's Automotive Microcontrollers business.
"This new interface from Spansion is a game-changer for memory technologies and peripherals alike. The combination of low latency, high read throughput, and low pin-count will appeal to designers looking to differentiate their products in a competitive market place. This interface has the potential to deliver performance and space efficiency to a variety of hardware solutions, including: flash, RAM and peripheral devices. In addition, the Spansion HyperBus Interface provides a clear transition for 'SPI NOR-type' devices to migrate to higher density and higher speed previously only available through a parallel high pin-count NOR device."
Alan Niebel, CEO, Web-Feet Research
"For several years now, SPI flash has been a popular low-pin-count solution for reducing system costs and board space. Spansion's HyperBus Interface gives embedded designers a new level of performance and pin-count efficiency. The Spansion HyperBus Interface allows for much faster boot time, direct execute-in-place from flash and less code shadowing, reducing the amount of RAM needed."
Robin Jigour, Senior Vice President of the Flash Memory Business Group, Spansion.
About Spansion HyperFlash Memory
Spansion HyperFlash Memory family will offer 3V and 1.8V power-supply versions and initially include three densities: 128Mb, 256Mb and 512Mb, with the 512Mb devices sampling in the second quarter of 2014. HyperFlash memories will be available in a space-saving 8x6mm ball grid array (BGA) package. Spansion HyperFlash Memory devices provide a migration path--from single Quad SPI to Dual Quad SPI to HyperFlash Memory--allowing system applications to be scaled to different levels of flash performance when paired with compatible controllers, giving OEMs the ability to offer different product models with a single design.
-- Spansion HyperFlash Memory Product Brief: http://www.spansion.com/Brochures/Spansion-HyperFlash-Product-Brief.pdf
-- Spansion HyperFlash Memory Photos: http://news.spansion.com/image_gallery
-- Spansion HyperBus and HyperFlash Overview SlideShare presentation: http://www.slideshare.net/Spansion/spansion-hyper-bus-interface
-- Spansion newsroom: http://news.spansion.com
-- Spansion Core & Code technical magazine and blog: http://core.spansion.com
-- Spansion on Twitter: http://www.twitter.com/spansion
-- Spansion on Facebook: http://www.facebook.com/spansion
-- Spansion on LinkedIn http://www.linkedin.com/company/spansion
Spansion (NYSE: CODE) is a global leader in embedded systems solutions. Spansion's flash memory, microcontrollers, analog and mixed-signal products drive the development of faster, intelligent, secure and energy efficient electronics. Spansion is at the heart of electronics systems, connecting, controlling, storing and powering everything from automotive electronics and industrial systems to the highly interactive and immersive consumer devices that are enriching people's daily lives. For more information, visit http://www.spansion.com
Spansion®, the Spansion logo, MirrorBit®, HyperBus, HyperFlash and combinations thereof, are trademarks or registered trademarks of Spansion LLC in the United States and other countries. Other names used are for informational purposes only and may be trademarks of their respective owners.