Analog Foundry uses 150 mm technology.
June 5, 2007 -
With modular WPX power management process, designs can be developed using minimal layers in applications such as DC-DC power bricks, mobile telephone battery power management, linear and switching regulators, and other linear power management applications. This low-capacitance, linear bipolar process features lateral PNP transistors, poly resistors, and nitride capacitors. Its 2-layer metal allows low-current circuits to be built with high packing densities.
(Archive News Story - Products mentioned in this Archive News Story may or may not be available from the manufacturer.)
|Original Press release |
400 March Rd.
Ontario, , K2K 3H4
Zarlink Analog Foundry Releases Low-Cost Power Management Process Technology
SWINDON, UK, May 8 -- Zarlink Semiconductor (NYSE/TSX:ZL) today released a new modular low-cost version of its WPX power management process technology. The modular WPX power management process affords greater flexibility. Designs can now be developed using fewer layers in the process to greatly reduce manufacturing costs. The WPX process has been specifically developed for consumer and professional applications, including dc-dc power bricks, mobile telephone battery power management, linear and switching regulators, and all other linear power management applications.
The WPX power management process technology is a versatile low capacitance linear bipolar process providing excellent functionality at a low cost. The lateral PNP transistors have been improved along with better control of the gain functions. Features such as high-value poly resistors and nitride capacitors and two-layer metal allow low-current circuits to be built with high packing densities. The resulting designs have very low leakage currents and low flicker noise - important functions in critical power management designs.
"Our customers demand cost-effective manufacturing processes that support a technological advantage over their competitors," said Dr. Peter Osborne, chief technology officer, Zarlink Analog Foundry. "This modular process provides that advantage. We can deliver more die per wafer, at higher yields with outstanding technology and now at a competitively priced cost per wafer. In improving this process, we have considered both the needs of our own customers as well as the demands of their end-customers."
Zarlink Analog Foundry
The Zarlink Analog Foundry uses state-of-the art 150 mm technology to provide end-to-end foundry service, from design expertise and engineering support to leading processes and technologies. The silicon solutions provide customers a system and sub-system cost advantage with processes that support designs with the smallest die, highest yielding wafers, highest functional integration and highest operating frequency at high voltage.
The Foundry's Design Services group is a broad-based team with significant experience and expertise in silicon IC design. These include a comprehensive autographics service, front-to-back end design capability on state-of-the-art, third-party CAD software tools, and ESD (electrostatic discharge) consultation. A complete "plug and play" design environment is offered, comprising schematic capture, layout and comprehensive DRC and LVS (layout versus schematic) design verification.
About Zarlink Semiconductor
For over 30 years, Zarlink Semiconductor has delivered semiconductor solutions that drive the capabilities of voice, enterprise, broadband and wireless communications. The Company's success is built on its technology strengths including voice and data networks, optoelectronics and ultra low-power communications. For more information, visit www.zarlink.com.
Shareholders and other individuals wishing to receive, free of charge, copies of the reports filed with the U.S. Securities and Exchange Commission and Regulatory Authorities, should visit the Company's web site at www.zarlink.com or contact Investor Relations.
Zarlink and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.